SkyWater SKY130 Process Design RulesΒΆ
Process Design Rules
- Background
- Masks
- Criteria & Assumptions
- Layers Reference
- Device and Layout vs. Schematic
- Summary of Key Periphery Rules
- Periphery Rules
- (x.-)
- (dnwell.-)
- (nwell.-)
- (pwbm.-)
- (pwdem.-)
- (hvtp.-)
- (hvtr.-)
- (lvtn.-)
- (ncm.-)
- (difftap.-)
- (tunm.-)
- (poly.-)
- (rpm.-)
- (varac.-)
- (photo.-)
- (npc.-)
- (n/ psd.-)
- (licon.-)
- (li.-.-)
- (ct.-)
- (capm.-)
- (vpp.-)
- (m1.-)
- (via.-)
- (m2.-)
- (via2.-)
- (m3.-)
- (via3.-)
- (nsm.-)
- (indm.-)
- (m4.-)
- (via4.-)
- (m5.-)
- (pad.-)
- (rdl.-)
- (mf.-)
- (hvi.-)
- (hvnwell.-)
- (hvdifftap.-)
- (hvpoly.-)
- (hvntm.-)
- (denmos.-)
- (depmos.-)
- (extd.-)
- (hv.-.-)
- (vhvi.-.-)
- (uhvi.-.-)
- (ulvt-.-)
- (pwres.-.-)
- (rfdiode.-.-)
- WLCSP Rules
- High Voltage Methodology
- Very High Voltage Methodology
- Antenna Rules
- Parasitic Layout Extraction
- Device Details
- 1.8V NMOS FET
- 1.8V low-VT NMOS FET
- 1.8V PMOS FET
- 1.8V low-VT PMOS FET
- 1.8V high-VT PMOS FET
- 1.8V accumulation-mode MOS varactors
- 3.0V native NMOS FET
- 5.0V native NMOS FET
- 5.0V/10.5V NMOS FET
- 5.0V/10.5V PMOS FET
- 10V/16V PMOS FET
- 11V/16V NMOS FET
- 20V NMOS FET
- 20V native NMOS FET
- 20V zero-VT NMOS FET
- 20V isolated NMOS FET
- 20V PMOS FET
- ESD NMOS FET
- Diodes
- Bipolar NPN transistor
- Bipolar PNP transistor
- SRAM cells
- SONOS cells
- Generic resistors
- P+ poly precision resistors
- P- poly precision resistors
- MiM capacitors
- Vertical Parallel Plate (VPP) capacitors
- Error Messages