:cell:`sky130_fd_sc_hs__clkdlyinv5sd1` ====================================== **Clock Delay Inverter 5-stage 0.15um length inner stage gate** *This is a stub of cell description file* - **Cell name**: :cell:`sky130_fd_sc_hs__clkdlyinv5sd1` - **Type**: cell - **Verilog name**: sky130_fd_sc_hs__clkdlyinv5sd1 - **Library**: sky130_fd_sc_hs - **Inputs**: 1 (A) - **Outputs**: 1 (Y) :cell:`sky130_fd_sc_hs__clkdlyinv5sd1` symbols ---------------------------------------------- .. list-table:: * - .. figure:: sky130_fd_sc_hs__clkdlyinv5sd1.symbol.svg - - .. figure:: sky130_fd_sc_hs__clkdlyinv5sd1.pp.symbol.svg :cell:`sky130_fd_sc_hs__clkdlyinv5sd1` schematic ------------------------------------------------ .. figure:: sky130_fd_sc_hs__clkdlyinv5sd1.schematic.svg :align: center :cell:`sky130_fd_sc_hs__clkdlyinv5sd1` GDSII layouts ---------------------------------------------------- .. figure:: sky130_fd_sc_hs__clkdlyinv5sd1_1.svg :align: center :width: 50% sky130_fd_sc_hs__clkdlyinv5sd1_1