:cell:`sky130_fd_sc_hdll__and2b` ================================ **2-input AND, first input inverted** *This is a stub of cell description file* - **Cell name**: :cell:`sky130_fd_sc_hdll__and2b` - **Type**: cell - **Verilog name**: sky130_fd_sc_hdll__and2b - **Library**: sky130_fd_sc_hdll - **Inputs**: 2 (A_N, B) - **Outputs**: 1 (X) :cell:`sky130_fd_sc_hdll__and2b` symbols ---------------------------------------- .. list-table:: * - .. figure:: sky130_fd_sc_hdll__and2b.symbol.svg - - .. figure:: sky130_fd_sc_hdll__and2b.pp.symbol.svg :cell:`sky130_fd_sc_hdll__and2b` schematic ------------------------------------------ .. figure:: sky130_fd_sc_hdll__and2b.schematic.svg :align: center :cell:`sky130_fd_sc_hdll__and2b` GDSII layouts ---------------------------------------------- .. figure:: sky130_fd_sc_hdll__and2b_1.svg :align: center :width: 50% sky130_fd_sc_hdll__and2b_1 .. figure:: sky130_fd_sc_hdll__and2b_2.svg :align: center :width: 50% sky130_fd_sc_hdll__and2b_2 .. figure:: sky130_fd_sc_hdll__and2b_4.svg :align: center :width: 50% sky130_fd_sc_hdll__and2b_4