:cell:`sky130_fd_sc_hd__clkinvlp` ================================= **Lower power Clock tree inverter** *This is a stub of cell description file* - **Cell name**: :cell:`sky130_fd_sc_hd__clkinvlp` - **Type**: cell - **Verilog name**: sky130_fd_sc_hd__clkinvlp - **Library**: sky130_fd_sc_hd - **Inputs**: 1 (A) - **Outputs**: 1 (Y) :cell:`sky130_fd_sc_hd__clkinvlp` symbols ----------------------------------------- .. list-table:: * - .. figure:: sky130_fd_sc_hd__clkinvlp.symbol.svg - - .. figure:: sky130_fd_sc_hd__clkinvlp.pp.symbol.svg :cell:`sky130_fd_sc_hd__clkinvlp` schematic ------------------------------------------- .. figure:: sky130_fd_sc_hd__clkinvlp.schematic.svg :align: center :cell:`sky130_fd_sc_hd__clkinvlp` GDSII layouts ----------------------------------------------- .. figure:: sky130_fd_sc_hd__clkinvlp_2.svg :align: center :width: 50% sky130_fd_sc_hd__clkinvlp_2 .. figure:: sky130_fd_sc_hd__clkinvlp_4.svg :align: center :width: 50% sky130_fd_sc_hd__clkinvlp_4